# **BYOC** course

Assignment #3

**Prep for Rtype only MIPS CPU** 

### 1) The Rtype only MIPS CPU and its main components

We would like to design part of the MIPS CPU which is capable of running simple programs with Rtype instructions only. There are 3 main parts involved. These are the Fetch Unit from HW2, the GPR File and the MIPS ALU.

In this homework/lab exercise we will design the GPR File and the MIPS ALU. In the next exercise we will tie the GPR File, the MIPS ALU and the Fetch unit together to form a Rtype MIPS CPU.

Below we see a simplified drawing of the Rtype MIPS CPU.



Fig. 1 – The Rtype only MIPS CPU – a simplified drawing

### 2) GPR - design & simulation

The inside of the GPR File is made of a dual port memory. That memory does not have a register at its output as we had in the IMem we used in the Fetch Unit of HW2. Only the writing process of the memory is triggered by the rising edge of the clock. When "wr\_en"='1' and there is a rising edge in "wr\_clk", then the "wr\_data" is written into the "wr\_address" location of the memory. The reading from the dual port memory is a combinationl process.

Note that "wr\_address" and "rd\_address" are integers, and if your address signals is a STD\_LOGIC\_VECTOR signal you need to use the function conv\_integer( your signal vector name) to convert the STD\_LOGIC\_VECTOR value to integer in order to set a value to the wr\_address or rd\_address.

We give you a vhd file called **single\_port\_memory.vhd** and you need to manipulate it to become a **dual\_port\_memory.vhd**. The skeleton of the **dual\_port\_memory.vhd** is given in the **dual\_port\_memory-empty.vhd** file so that you will use the signal names we decided on.

The outside to the GPR File is described in the skeleton file **GPR-empty.vhd**. In this file we implement the following:

- 2.1) Although the dual port memory we use has address 0 and so we can write data into that address and read data from that address, we will make sure that when we read from read\_reg1=0, we will get rd\_data1=x"00000000".
- 2.2) Similarly, when reading from read\_reg2=0, we will get rd\_data2=x"00000000".
- 2.3) We will add a GPR\_hold input to the GPR file. When this input is '1' there should not be a write operation at the rising edge of the clock even if the RegWrite signal is '1'.

So you need to prepare the files:

- dual\_port\_memory.vhd that describes the dual port memory in which only the writing
  is synchronous (activated by the rising edge of the clock)
- **GPR.vhd** that "wraps" the dual\_port\_memory component of 32 addresses of 32 bits each and performs what was requested in 2.1 and 2.2 above

Now you can run a simulation and check your design with the additional two files of:

- GPR\_TB.vhd the TestBench file we prepared ahead of time
- GPR TB data.dat the TestBench testing data file we prepared ahead of time

With these 4 files you need to run the simulation and verify your design works fine.

You should submit a zip file of the entire GPR File simulation project.

Also you need to attach a doc file with screen captures describing the simulation you made.

All i/o signals of GPR entity should be presented in the screen capture. Show the 2<sup>nd</sup> session of writing into the GPR File (clock cycles 46 to 55 = 920ns to 1100ns) and make sure that the values of all signals are readable.

#### 3) MIPS ALU – design & simulation

The MIPS ALU is a combinational circuit. No FFs are involved. We "added" to the ALU also the ALU\_src\_B multiplexer and also the logic control that issues the ALU\_cmd signal. The ALU\_cmd is a 3 bit signal vector which determines what is the calculation done by the ALU.

If the ALU\_cmd is "010", the ALU performs an addition. If ALU\_cmd is "110", the ALU performs a subtraction. Here is the list of operation done by the ALU according to the ALU\_cmd bits:

- ALU\_cmd="000" => A and B
- ALU\_cmd="001" => A or B
- ALU\_cmd="010" => A + B
- ALU\_cmd="011" => A xor B
- ALU\_cmd="100" => A nand B not used
- ALU\_cmd="101" => A nor B not used
- ALU cmd="110" => A B
- ALU\_cmd="111" => SLT. 1 if A<B, 0 if not. A & B are considered 2's complement numbers

The logic that drives the ALU\_cmd gets the 2 bit signal vector called ALUOP. When ALUOP="00", the ALU performs addition. When ALUOP="01", the ALU performs subtraction. When ALUOP="10", the ALU operation is determined by the 6 bit vector called Funct (function) that comes from the 6 LSBs of the IR reg. Here is the list of the Funct codes:

- Funct="100000" => ADD
- Funct="100010" => SUB
- Funct="100100" => AND
- Funct="100101" => OR
- Funct="100110" => XOR
- Funct="101010" => SLT

In all other cases we request to perform ADD.

The srcB mux selects what will be fed into the B input of the ALU. If ALUsrcB='0', we input the B\_in data into the ALU B input. If ALUsrcB='1', we input the sext\_imm data into the ALU B input.

We prepared a MIPS\_ALU-empty.vhd file for your convenience.

You need to add all of the logic described above. When done, you should run a simulation using the the additional two files of:

- MIPS\_ALU\_TB.vhd the TestBench file we prepared ahead of time
- MIPS\_ALU\_TB\_data.dat the TestBench testing data file we prepared ahead of time

With these 3 files you need to run the simulation and verify your design works fine.

You should submit a zip file of the entire MIPS\_ALU simulation project.

Also you need to attach a doc file with screen captures describing the entire simulation you made. All i/o signals of the MIPS\_ALU GPR entity should be presented in the screen capture.

## **Enjoy the assignment !!**

At the end of this assignment you will have the necessary building blocks for our next assignment – the Rtype MIPS CPU.